## CAD7

# Datapath Assembly

#### Winter 2007

#### Assignment

To assemble and simulate the pipelined datapath of your microprocessor.

#### Description

The datapath of your microprocessor stores, accesses, and computes the operands of your instructions, and interfaces with the external modules. A good starting point for this exercise would to be to look at the data flow for each of your instructions and make sure that you have all the components necessary to do the desired computations. By now, you have designed most of the components needed to achieve the desired functionality. You may need to design tristate drivers and/or muxes and pipeline registers if you need then. You must decide whether to locate modules on or off of the datapath. For example, you may decide to put the IR and PSR on the datapath. If so, you should design those and incorporate them into your datapath in CAD7. Otherwise they will be left until CAD8 when the controller is designed. You must also commit to either a tristate bus or multiplexor- based design; this decision together with the placement of modules on the datapath dictates the number of buses on your datapath. A natural next step is to assemble all of the modules together (in both the schematic and the layout) and simulate for functional and timing correctness. This requires that you present correct control signals to all of the control points in the simulation (these are input signals, since you do not yet have the control logic).

#### Procedure

The datapath is rather large and running HSpice on the whole design will take a long time. Instead, with the datapath **complete**, you may extract the load capacitance on each of your module outputs by looking at the parasitics report. Place the load capacitance values into earlier circuit simulations of each datapath module for the OutCap and resimulate your modules in HSpice. This should give you more accurate delays for that particular module. You should generate new HSpice waveform files for the delays you calculated in the previous CADs.

Simulate the entire datapath in NCVerilog for functional verification. You will have to force control variables and register file select signals by yourself since you do not at present have the decoder. You will have a lot of control signals to force. You may find it simpler to begin coding a simple controller in verilog to provide the input stimulus, particularly if you have someone in your group that has written behavioral/functional verilog in the past.

Run at least one simulation each for all instructions (both Reg-Reg and Reg-Immediate). Pay careful attention to the write-back portion of your "execute" pipeline stage. List and describe all of the control signals for the datapath in your README. Your description should include functional specifics for your individual components. You may include a truth-table if you like. This will be needed for the CAD8 assignment and will help the grader understand your verification.

## Requirements

Please turn in the following in the directory CAD7:

Schematics of the entire datapath.

• Layout of the datapath. You should wire vdd and ground pins together on the edges. That is no nets are allowed to be "joined nets with same name" so you should not select that option in your final LVS run.

• NCVerilog simulation of the entire datapath. You should demonstrate a few examples of each arithmetic/logic operation, as well as important cases such as system reset. Please list in your

readme file the path to the verilog.testfixture you used to test the circuit so the grader can run the simulation.

• List of all the control signals with descriptions. You may include a truth-table.

• Documentation is important, so make sure you comment your report well. Important considerations that went into the design, and extra features, if any, should be documented.

• Create a simple table in your README showing pre-CAD7 output timings for regfile, ALU, shifter and PC. Then include the output timings after real parasitics have been extracted from your complete path. Please reference HSpice files AND schematics from your previous designs that were used to attain these results as well as any new files for blocks that were designed as part of CAD7.

• Reference HSpice files and associated schematics that were used in obtaining delays for any new blocks that were designed in CAD7.

• Report files (LVS) for the datapath should be placed in the CAD7 directory.

### Deadline

You need to turn in CAD7 by Friday, March 23, 2007, 7pm.