# EECS 583 – Fall 2018 – Midterm Exam

Wednesday, November 14, 2018; 10:40am-12:20pm Open book, open notes

Name: \_\_\_\_\_Key\_\_\_\_

Please sign indicating that you have upheld the Engineering Honor Code at the University of Michigan.

"I have neither given nor received aid on this examination."

Signature: \_\_\_\_\_

There are 11 questions divided into 2 sections. The point value for each question is specified with that question. Please show your work unless the answer is obvious. If you need more space, use the back side of the exam sheets.

**Part I: Short Answer** 5 questions, 20 pts total Score:\_\_\_\_

**Part II: Medium Problems** 

6 questions, 80 pts total

Score:\_\_\_\_

Total (100 possible): \_\_\_\_\_

## Part I. Short Answer (Questions 1-5) (20 pts)

1) What is the main difference between any-path and all-path dataflow analysis? (4 pts)

any-path: Dataflow relation must be true along some path. Uses UNION for meet function.

all-path: Dataflow relation must be true along all possible control flow paths. Uses INTERSECT for meet function.

2) Name a *forward* dataflow analysis discussed in class and an *optimization* that uses those analysis results to identify optimization opportunities. (4 pts)

Many Answers are possible for this question, here are a few: Reaching Definition  $\rightarrow$  Loop-Invariant Code Motion, Dead code elimination Available Definition  $\rightarrow$  Forward Copy Propagation, Constant Propagation Available Expression  $\rightarrow$  Common Subexpression Elimination

3) When a compiler scheduler wants to speculate an instruction, name one issue that it must consider to preserve correctness of the resulting code. (4 pts)

There are 2 possible answers for this question: Liveness (restriction 1), Exceptions (restriction 2)

**4)** A compiler can schedule an instruction before its Estart time if there are sufficient resources. Is this statement True or False? Briefly explain. (4 pts)

False. Estart is the earliest start time with infinite resources.

5) In a register interference graph, the node with the largest number of neighbors always determines the number of registers required to color the graph without spilling. Is this statement True or False? Briefly explain. (4 pts)

False. All nodes need to be considered in order to determine the number of registers required to color the graph without spilling.

# Part II. Medium Problems (Questions 6-11) (80 pts)

- 6) Draw a control flow graph (CFG) consisting of 5 nodes (A, B, C, D, and E) that satisfies the 4 properties below. (10 pts)
  - I. A dominates all nodes.
  - II. B only dominates C and itself.
  - III. D only post dominates C and itself.
  - IV. E post dominates all nodes



There are other correct solutions as well.

7) Draw the control flow graph (CFG) and determine the *minimum* number of predicates required to if-convert the following code. Justify your answer. (10 pts)

```
do {
    a = load(x++);
    if (a > 0)
        x += 2;
    else if ((b>0) && (c>0))
        c--;
    else
        b--;
} while (x < 100);</pre>
```



| BB | CD  |
|----|-----|
| 1  | -   |
| 2  | -1  |
| 3  | 1   |
| 4  | -3  |
| 5  | -4  |
| 6  | 3,4 |
| 7  | _   |
|    |     |

5 unique sets  $\rightarrow$  5 predicates minimum

8) Convert the following program segment into static single assignment (SSA) form. You should perform the necessary renames and show the Phi nodes. Solving by inspection is fine and you can put your solution directly on the diagram. (15 pts)



**9)** In the following control flow graph (CFG), place the 4 instructions (I-IV) such that the following conditions are met: at most 1 instruction is added to each basic block (BB); each instruction is placed at the beginning of a BB; after correctly placing all the instructions, the following optimizations should be applicable to the resulting code at least one time each: a) Forward Copy Propagation, b) Common Subexpression Elimination, c) Loop-Invariant Code Motion, and d) Dead Code Elimination. Do not worry about the impact of where you place the instructions on the execution results of the code segment. You may assume any relevant registers are properly initialized and the loads/stores are known to go to different addresses. (15 pts)

Note: Store instructions use the syntax: store(address, data)

I. r1 = r1 + 1

II. r5 = r8 \* 7

III. r8 = r2

IV. r2 = r4 + 1

There are other correct solutions as well. With this placement forward copy prop is applied between III and II, CSE between "r4=r2\*7" and II, LICM to "r3=load(r1)", and dead code elimination to IV.



10) Compute the ResMII, RecMII, and MII for following dependence graph and processor model. Then, generate the MII modulo schedule. Show the unrolled and rolled schedules for your answer. You can assume that instruction 1 is the highest priority, 2 is second, etc. You do not need to assign staging predicates. (15 pts)



### **Rolled Schedule**

| 0 | 1, 2, 4, 5 |
|---|------------|
| 1 | 3, 6       |

Processor model 6 fully pipelined function units 3 ALU, 2 MEM, 1 BR

Instructions 1 and 4 are memory Instructions 2, 3, and 5 use the ALU Instruction 6 is the branch

> ResMII = max(3/3, 2/2, 1/1) = 1Cycles highlighted in orange RecMII = max(1/1, 1/1, ceil(5/3)) = 2MII = max(ResMII, RecMII) = 2

| Cycle | Instruction |
|-------|-------------|
|       | Scheduled   |
| 0     | 1, 5        |
| 1     |             |
| 2     | 2           |
| 3     | 3           |
| 4     |             |
| 5     |             |
| 6     | 4           |
| 7     | 6           |

SC = (8/2) = 4ESC = SC - 1= 3 time for Br Inst = 1 + 2 \* 3 = 7 11) You are building a new compiler where you will have no memory dependence analysis capabilities. The only intelligence that you have is that you can differentiate stack/heap accesses. To enable some optimizations of loads (i.e., CSE or LICM), you decide to build a dataflow analysis pass to summarize the presence of heap/stack store instructions to avoid scanning basic blocks repeatedly. Your dataflow is defined as follows: A heap (stack) store is present if there exists at least one store to the heap (stack) starting from p and ending at q. When no heap (stack) store is present, you will be able to freely optimize loads between p and q. (15 pts)

For example,



Answer the following questions about this dataflow problem:

(a) Is this a forward or backward dataflow analysis problem?

#### Forward

(b) Is this an all-path or any-path dataflow analysis problem?

#### Any-path

(c) Define GEN and KILL sets to compute store presence. *Hint: Consider the use of special variables: heap and stack.* 

for each *basic block* GEN = 0 for each *operation* from first to last if *operation* is stack store GEN += stack if *operation* is heap store GEN += heap (No KILL)